`timescale 1ns/1ns

module count_module(
    input clk,
    input rst_n,

    output reg [5:0]second,
    output reg [5:0]minute
    );
    
    
    always@(posedge clk or negedge rst_n) begin
        if(!rst_n) begin
            second <= 0;
            minute <= 0;
        end
        else if(minute<60)begin
            if(second==60begin
                minute <= minute + 1;
                second <= 1;
            end
            else begin
                minute <= minute;
                second <= second + 1;
            end
        end
        else begin
            minute <= minute;
            second <= second;
        end
    end
    
endmodule